#### INTERNAL REPORTS IN

# SIMULATION, OPTIMIZATION AND CONTROL

No. SOC-18

THE TOLERANCE PROBLEM IN OPTIMAL DESIGN

J.W. Bandler

September 1973

## FACULTY OF ENGINEERING McMASTER UNIVERSITY

HAMILTON, ONTARIO, CANADA





### 1973 EUROPEAN MICROWAVE CONFERENCE

#### **PROCEEDINGS**

#### Volume 1

September 4-7, 1973 Brussels University, Brussels, Belgium



Supported by

#### **FABRIMETAL**

in cooperation with

The Convention of National Societies of Electrical Engineers of Western Europe

The Institution of Electrical Engineers, Electronics Div.

The Institute of Electrical and Electronic Engineers, Region 8 and Professional Groups on Microwave Theory and Techniques, Electronic Devices, Antennas and Propagation.

The Belgian National Committee of URSI

Edited by G. Hoffman, University of Ghent, Laboratorium voor Elektromagnetisme, Sint Pietersnieuwstraat 41, B-9000 Gent, Belgium

|  |  | •  |
|--|--|----|
|  |  | *9 |
|  |  |    |
|  |  |    |
|  |  |    |
|  |  |    |
|  |  | -  |
|  |  | ٠  |
|  |  |    |
|  |  |    |
|  |  |    |
|  |  |    |
|  |  |    |
|  |  |    |
|  |  |    |

John W. Bandler

McMaster University Hamilton, Ontario, Canada.

Invited Paper

This paper reviews recent results in the tolerance assignment problem. A mathematical statement of the problem is made and difficulties in solving it are pointed out. The approach is taken that component tolerance assignment is an integral part of computer-aided circuit and system design. It is shown that both the optimal nominal parameter values and tolerances should be determined simultaneously using optimization methods for the best results. A bibliography of recent or relevant work in the area of circuit design subject to tolerances is appended.

#### 1. Introduction

A very important practical problem in design is the problem of optimal design subject to component tolerances. Computer-aided optimal design of microwave circuits subject to tolerances seems, however, to have been relatively unexplored from a systematic point of view. Basically, the problem is to ensure that a design when fabricated will meet performance or other specifications. Manufacturing tolerances, material uncertainties and parasitic effects, for example, will generally result in the constructed design not performing as well as an ideal theoretical design. Mass production of a design may be invisaged or only a few realizations may be produced. A yield of less than 100 percent may often be more economical than a 100 percent yield. In some instances, a 100 percent yield may be essential. Depending on such factors certain statistical or worst-case design approaches may be employed.

Most previous work has involved some kind of tolerance investigation after a nominal design has been specified. This work may be described as tolerance analysis. Other work has been done in which a function of first-order sensitivities has been minimized in order to improve the nominal design. Unsophisticated design "centering" techniques usually taking two design parameters at a time have also been proposed.

The purpose of this paper is to review some recent results in the tolerance assignment problem. The focus will be principally on worst-case design, but a bibliography of recent or relevant work in the area of circuit design subject to tolerances is appended to put the present discussion into perspective.

The author acknowledges the support of this work by the National Research Council of Canada and by the Communications Research Laboratory of McMaster University.

#### The Tolerance Optimization Problem

The tolerance optimization problem consists of finding a nominal design point  $\phi^{\circ} \stackrel{\triangle}{=} [\phi_1^{\circ} \phi_2^{\circ} \dots \phi_k^{\circ}]^T$  and a set of associated tolerances  $\varepsilon \stackrel{\triangle}{=} [\varepsilon_1 \ \varepsilon_2 \dots \varepsilon_k]^T$ , where k is the number of independent design parameters  $\phi = [\phi_1 \ \phi_2 \dots \phi_k]^T$ , such that the tolerance region  $R_t$ , where  $R_t \stackrel{\triangle}{=} \{\phi | \phi_1^{\circ} - \varepsilon_1 \leq \phi_1 \leq \phi_1^{\circ} + \varepsilon_1, i=1,2,\dots,k\}$ , and  $R_c$ , the region of points  $\phi$  such that all performance specifications and constraints are satisfied, intersect in such a way as to minimize the cost of production. For 100 percent yield  $R_t \stackrel{\triangle}{=} R_c$ .

The conventional problem of finding a single point  $\phi$  which best fits performance specifications and constraints is a difficult enough optimization problem. Moving an infinite number of possible designs around in a region is, of course, impossible in general. This has led, for example, to algorithms based on iterative use of the Monte Carlo approach, worst-case designs predicted by local linearization of the functions concerned, and so on.

As an example of the difficulties involved,  $R_t$  has  $2^k$  vertices. For k=10 and 10 constraint functions to be evaluated a total of  $2^k$  vertices. For k=10 straint functions need to be evaluated, in general, to test all the vertices.

#### 3. Previous Work

A classified bibliography is appended. The aim is to bring the microwave engineer up to date with developments, mostly in the circuit theory and design area, relevant to sensitivity and tolerance analysis and optimization and to briefly review the work of some authors.

Central to circuit design subject to tolerances is the efficient calculation of first- and higher-order sensitivities [1-7] which may be used, for example, in gradient minimization algorithms or in the approximation of the performance function due to changes in parameter values.

Useful work in circuit and system theory related to changes in network functions due to small or large changes in parameter values is available in the literature [8-15]. The bilinear property of network functions [9,13,15], for example, is an important concept.

Efficient computational schemes for the evaluation of large-change sensitivities or the evaluation of tolerance effects [16-22] are useful in both analysis and design.

Optimization methods [23-27] which either have found application in this area or should find use are referenced. Included are methods of linear programming [27], nonlinear programming [23-25] and a highly efficient unconstrained optimization method [26].

Numerous references to work on the optimization of tolerances are cited [28-46]. Most authors attempt to achieve minimum cost designs. Bandler and Liu [29] as well as Pinel [43] have tried examples in which the nominal point was allowed to move subject only to the constraints of the given problem.

Finally, some applications or related work are referenced [47-49]. Of particular interest is the work by Pinel [49]. The problems of designing tunable circuits or circuits that are designed to permit tuning to facilitate alignment or correction for parasitic effects not accounted for in the design

theory are obviously closely related to the tolerance problem.

#### 4. Conclusions

Much useful work has been done in this area. A drawback is that extensive use of intuitive or ad hoc techniques seems to be made. Badly needed are automated, efficient, and reliable methods of design subject to tolerances. The problem, in general, is formidable.

#### 5. Acknowledgement

The assistance of P.C. Liu of McMaster University is gratefully acknowledged.

- 6. References
- 6.1 Computation of Sensitivities
- [1] J.W. Bandler and R.E. Seviora, "Current trends in network optimization", IEEE Trans. Microwave Theory and Techniques, vol. MTT-18, Dec. 1970, pp. 1159-1170.
- [2] M.L. Blostein, "Sensitivity analysis of parasitic effects in resistanceterminated LC two-ports", <u>IEEE Trans. Circuit Theory</u>, vol. CT-14, March 1967, pp. 21-25.
- [3] S.W. Director and R.A. Rohrer, "Automated network design the frequency-domain case", IEEE Trans. Circuit Theory, vol. CT-16, Aug. 1969, pp. 330-337.
- [4] S.W. Director and D.A. Wayne, "Computational efficiency in the determination of Thevenin and Norton equivalents", IEEE Trans. Circuit Theory, vol. CT-19, Jan. 1972, pp. 96-98.
- [5] K. Geher, Theory of Network Tolerances. Budapest, Hungary: Akademiai Kiado, 1971.
- [6] J.F. Pinel and M.L. Blostein, "Computer techniques for the frequency analysis of linear electrical networks", Proc. IEEE, vol. 55, Nov. 1967, pp. 1810-1819.
- [7] A.K. Seth, "Electrical network tolerance optimization", Ph.D. Thesis, University of Waterloo, Waterloo, Ontario, Canada, 1972.
- 6.2 Theory of Circuit Sensitivities
- [8] M.L. Blostein [2].
- [9] J.K. Fidler and C. Nightingale, "Differential incremental sensitivity relationships", Electronics Letters, vol. 8, Dec. 1972, pp. 626-627.
- [10] K. Géher [5].
- [11] S.L. Hakimi and J.B. Cruz, Jr., "Measures of sensitivity for linear systems with large multiple parameter variations", IRE WESCON Conv. Rec., Aug. 1960, part 2, pp. 109-115.
- [12] G. Martinelli and M. Poggelli, "Bounds on magnitude of sensitivity to variations of component values of passive transfer-voltage ratios", Electronics Letters, vol. 4, March 1968, pp. 98-99.

- [13] S.R. Parker, E. Peskin and P.M. Chirlian, "Application of a bilinear theorem to network sensitivity", IEEE Trans. Circuit Theory", vol. CT-12, Sept. 1965, pp. 448-450.
- [14] J. Shekel, "Some properties of networks with one variable element", IEEE Trans. Circuit Theory, vol. CT-14, March 1967, pp. 89-92.
- [15] E.V. Sorensen, "General relations governing the exact sensitivity of linear networks", Proc.IEE, vol. 114, Sept. 1967, pp. 1209-1212.
- 6.3 Computation of Tolerances
- [16] R.N. Gadenz, G. Rezai-Fakhr and G.C. Temes, "A method for the fast computation of large tolerance effects", Proc. IEEE Int. Symp. Circuit Theory (Toronto, Canada, April, 1973), pp. 220-222.
- [17] P.J. Goddard, P.A. Villalaz and R. Spence, "Method for the efficient computation of the large-change sensitivity of linear nonreciprocal networks", Electronics Letters, vol. 7, Feb. 1971, pp. 112-113.
- [18] J.F. Pinel and K.A. Roberts, "Tolerance assignment in linear networks using nonlinear programming", <u>IEEE Trans. Circuit Theory</u>, vol. CT-19, Sept. 1972, pp. 475-479.
- [19] A.K. Seth [7].
- [20] A.K. Seth and P.H. Roe, "Selection of component tolerances for optimum circuit reproducibility", Proc. IEEE Int. Symp. Circuit Theory (London, England, Sept. 1971), pp. 105-106.
- [21] R. Spence, P. Villalaz and P. Goddard, "The efficient prediction of tolerance regions, with application to circuit design and device modelling", Proc. IEEE Int. Symp. Circuit Theory (London, England, Sept. 1971), pp. 107-108.
- [22] G.C. Temes and H.J. Orchard, "First-order sensitivity and worst-case analysis of doubly terminated reactance two-ports", IEEE Trans. Circuit Theory, vol. CT-20, Sept. 1973.
- 6.4 Optimization Methods
- [23] J.W. Bandler and C. Charalambuus, "A new approach to nonlinear programming", Proc. 5th Hawaii Int. Conf. System Sciences (Honolulu, Hawaii, Jan. 1972), pp. 127-129.
- [24] J.W. Bandler and C. Charalambous, "Nonlinear programming using minimax techniques", J. Optimization Theory and Applications, to be published.
- [25] A.V. Fiacco and G.P. McCormick, Nonlinear Programming: Sequential Unconstrained Minimization Techniques. New York: Wiley, 1968.
- [26] R. Fletcher, "A new approach to variable metric algorithms", Computer J., vol. 13, Aug. 1970, pp. 317-322.
- [27] S.I. Gass, Linear Programming Methods and Applications (3rd Ed.). New York: McGraw-Hill, 1969.
- 6.5 Optimization of Tolerances
- [28] J.W. Bandler, "Optimization of design tolerances using nonlinear

- programming", Proc. 6th Princeton Conf. on Information Sciences and Systems (Princeton, N.J., March 1972), pp. 655-659. To be published in J. Optimization Theory and Applications.
- [29] J.W. Bandler and P.C. Liu, "Automated network design with optimal tolerances", Proc. IEEE Int. Symp. Circuit Theory (Toronto, Canada, April 1973), pp. 181-184.
- [30] P.W. Becker and B. Jarkler, "A systematic procedure for the generation of cost-minimized designs", IEEE Trans. Reliability, vol. R-21, Feb. 1972, pp. 41-45.
- [31] S. Ben-Yaakov, "Application of linear programming to the economical optimization of electrical networks", Proc. IEEE, vol. 56, Sept. 1968, pp. 1619-1621.
- [32] P. Bodharamik and R. Newcomb, "Network design with tolerance interval analysis approach," Proc. IEEE Int. Symp. Circuit Theory (Los Angeles, Calif., April 1972), pp. 112-115.
- [33] P.W. Broome and F.J. Young, "The selection of circuit components for optimum circuit reproducibility", IRE Trans. Circuit Theory, vol. CT-9, March 1962, pp. 18-23.
- [34] E.M. Butler, "Realistic design using large-change sensitivities and performance contours", IEEE Trans. Circuit Theory, vol. CT-18, Jan. 1971, pp. 58-66.
- [35] E.M. Butler, "Large change sensitivities for statistical design", BSTJ, vol. 50, April 1971, pp. 1209-1224.
- [36] E. de Castro, G. Iuculano and V.A. Monaco, "Component value spread and network function tolerances: an optimal design procedure", Alta Frequenza, vol. 40, Nov. 1971, pp. 867-872.
- [37] S.W. Director and A.R. Thorbjornsen, "Computer-aided tolerance assignment for linear circuits with correlated elements", IEEE Trans. Circuit Theory, vol. CT-20, Sept. 1973.
- [38] K. Géher [5].
- [39] M.H. Hamza and W. Prater, "Economical optimization of electrical networks using separable programming", Proc. IEEE, vol. 60, March 1972, pp. 332-333.
- [40] B.J. Karafin, "The optimum assignment of component tolerances for electrical networks", BSTJ., vol. 50, April 1971, pp. 1225-1242.
- [41] G. Kjellström, "Optimization of electrical networks with respect to tolerance costs", Ericsson Technics, 1970, pp. 157-175.
- [42] J.F. Pinel and K.A. Roberts [18].
- [43] J.F. Pinel, "Tolerance assignment and network alignment of linear networks in the frequency domain", IEEE Short Course, Course Notes 73-SC-06, 1973, pp. 17-25.
- [44] A.K. Seth [7].
- [45] A.K. Seth and P.H. Roe [20].

- [46] P.A. Villalaz and R. Spence, "Scheme for the elimination of redundant model complexity", Electronics Letters, vol. 8, Jan. 1972, pp. 38-40.
- 6.6 Applications or Extensions
- [47] P.W. Becker and B. Jarkler [30].
- [48] S. Klapp, "Empirical parameter variation analysis for electronic circuits", IEEE Trans. Reliability, vol. R-13, March 1964, pp. 34-39.
- [49] J.F. Pinel, "Computer-aided network tuning", IEEE Trans. Circuit Theory, vol. CT-18, Jan. 1971, pp. 192-194.



